DocumentCode :
2198224
Title :
An On-Chip Test Clock Control Scheme for Multi-Clock At-Speed Testing
Author :
Xiao-Xin Fan ; Yu Hu ; Laung-Terng Wang
Author_Institution :
Chinese Acad. of Sci., Beijing
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
341
Lastpage :
348
Abstract :
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic test pattern generation scheme are needed. However, previous work on designing on-chip at-speed test clock controllers for multi-clock has quadratic increasing area overhead along with linearly increasing clocks. This paper presents a clock-chain based test clock control scheme using an internal phase-locked-loop (PLL) as the at-speed test clock generator, which supports at-speed testing for inter-clock domain and intra-clock domain logic. Experimental results demonstrate that the proposed design has low area overhead when increasing the number of clocks.
Keywords :
automatic test pattern generation; clocks; phase locked loops; automatic test pattern generation; internal phase-locked-loop; multi-clock at-speed testing; on-chip at-speed test clock controllers; on-chip test clock control scheme; synchronous clocks; Automatic generation control; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Frequency; Logic testing; Phase locked loops; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.61
Filename :
4388036
Link To Document :
بازگشت