DocumentCode :
2198375
Title :
Evaluation of a BIST Technique for CMOS Imagers
Author :
Lizarraga, L. ; Mir, S. ; Sicard, G.
Author_Institution :
TIMA Lab., Grenoble
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
378
Lastpage :
383
Abstract :
This paper evaluates a new Built-In-Self-Test (BIST) technique for CMOS imagers. The test stimuli are based on applying electrical pulses at the pixel photodiode anode in order to carry out a purely electrical test. The aim of this work is to eliminate some, if not all, optical tests of the pixel matrix to reduce time and cost during production testing at a wafer level. The quality of the BIST technique is evaluated by computing test metrics such as fault coverage for catastrophic and single parametric faults, and pixel fault acceptance and fault rejection under process deviations for two different pixel architectures.
Keywords :
CMOS image sensors; built-in self test; photodiodes; BIST technique; CMOS imager; built-in-self-test; computing test metrics; electrical pulses; image sensor production testing; pixel photodiode anode; wafer level; Anodes; Built-in self-test; CMOS technology; Computer architecture; Costs; Nonlinear optics; Optical pulses; Photodiodes; Production; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.62
Filename :
4388042
Link To Document :
بازگشت