Title :
All Verilog mixed-signal simulator with analog behavioral and noise models
Author :
Mayes, Michal K. ; Chin, Sing W.
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Abstract :
This paper describes an all Verilog full chip simulation technique using Verilog macro-models for analog functions and a Verilog noise model simulating the affects of digital cross-talk. Correlation between simulated results and a prototype are shown. The prototype is a 16-bit 1Msample/s pipelined analog-to-digital converter (ADC) with on chip 32-bit micro-controller. Models for operational amplifiers, analog comparators, capacitors, analog switches, and digital cross-talk noise are developed using Verilog syntax. These Verilog macro models are used to build the analog section of the pipelined ADC and are incorporated in a full chip mixed-signal simulation
Keywords :
analogue-digital conversion; circuit analysis computing; crosstalk; hardware description languages; integrated circuit modelling; integrated circuit noise; mixed analogue-digital integrated circuits; 16 bit; 32 bit; all Verilog mixed-signal simulator; analog comparator; analog function; analog switch; behavioral model; capacitor; digital cross-talk; full chip simulation; macro-model; micro-controller; noise; operational amplifier; pipelined analog-to-digital converter; Capacitors; Circuit noise; Circuit simulation; Clocks; Computational modeling; Crosstalk; Hardware design languages; Integrated circuit noise; Operational amplifiers; Sampling methods; Semiconductor device noise;
Conference_Titel :
Analog and Mixed IC Design, 1996., IEEE-CAS Region 8 Workshop on
Conference_Location :
Pavia
Print_ISBN :
0-7803-3625-9
DOI :
10.1109/AMICD.1996.569382