Author :
Balasinski, A. ; Petti, C. ; Bamnolker, H. ; Ramkumar, K. ; Chung, A.
Author_Institution :
Cypress Semicond., San Jose, CA, USA
Abstract :
Intrinsic tunneling and leaky paths due to neutral trapping centers created by plasma exposure are two key leakage mechanisms in MOS devices with ultrathin oxide. Recently, a third kind of leakage has been identified. It occurs during sweeps of the gate voltage using a stepped ramp in the pre-Fowler-Nordheim (FN) tunneling range (Fonash et al., 1996; Okandan et al., 1997; Balasinski et al., 1997). Unlike the two other mechanisms, the trap-assisted leakage, which has been attributed to charge trapping and carrier recombination in the depletion region, is transient in character and is less dependent on gate oxide thickness. A simple technique to investigate transient current (TC) was proposed by Fonash et al. (J. Appl. Phys. vol. 79, no. 4, p. 2091, 1996). TC can provide insight into some features of plasma-induced damage, such as the spatial distribution, which may not be studied using, for example, capacitance-voltage (C-V) techniques. However, its correlation to Si-SiO 2 interface quality, device structure, and process parameters have not been covered in the literature. This work demonstrates the application of transient current characteristics to plasma-induced damage analysis and its dependence on the type of the structure. A correlation to C-V-based interface trap data shows that the leakage current is correlated to both Si-SiO2 interface quality and defects at isolation edges. Our data shows that the TC technique is simple, straightforward, and sensitive, and could be successfully applied for evaluation of plasma damage
Keywords :
MOS capacitors; MOS integrated circuits; electric current measurement; electron traps; electron-hole recombination; hole traps; integrated circuit measurement; interface states; interface structure; isolation technology; leakage currents; plasma materials processing; surface treatment; transient analysis; C-V-based interface trap data; MOS capacitor; MOS devices; Si; Si-SiO2 interface quality; SiO2-Si; capacitance-voltage techniques; carrier recombination; charge trapping; depletion region; device structure; gate oxide thickness; gate voltage sweeps; intrinsic tunneling; isolation edge defects; leakage current; leakage mechanisms; leaky paths; neutral trapping centers; plasma damage; plasma exposure; plasma induced damage; plasma-induced damage; plasma-induced damage spatial distribution; pre-Fowler-Nordheim tunneling range; process parameters; transient current; transient current characteristics; transient current measurements; trap-assisted leakage; ultrathin oxide layers; Charge carrier lifetime; Current measurement; MOS capacitors; Plasma applications; Plasma devices; Plasma measurements; Plasma properties; Time measurement; Tunneling; Voltage;