DocumentCode :
2208764
Title :
Using Spice and behavioral synthesis tools to optimize ASICs´ peak power consumption
Author :
Martin, Rad San ; Knight, J.P.
Author_Institution :
Bell-Northern Res., Ottawa, Ont., Canada
Volume :
2
fYear :
1995
fDate :
13-16 Aug 1995
Firstpage :
1209
Abstract :
This paper describes a methodology that combines Spice simulations with a behavioral synthesis tool to estimate and optimize digital ASICs´ peak power consumption. Spice can be used to provide very accurate and complete measures of power consumption. A behavioral-level tool is then used to minimize the use of power in each clock cycle by carefully selecting the appropriate hardware, while simultaneously scheduling operations. Results show substantial reductions in peak power
Keywords :
SPICE; application specific integrated circuits; circuit analysis computing; clocks; digital integrated circuits; Spice; behavioral synthesis tools; clock cycle; digital ASIC; peak power consumption; scheduling; Adders; Application specific integrated circuits; Clocks; Electromagnetic interference; Electromigration; Energy consumption; Power distribution; Power measurement; SPICE; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995., Proceedings., Proceedings of the 38th Midwest Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-7803-2972-4
Type :
conf
DOI :
10.1109/MWSCAS.1995.510312
Filename :
510312
Link To Document :
بازگشت