DocumentCode :
2214069
Title :
Implementing and evaluating adiabatic arithmetic units
Author :
Knapp, Micah C. ; Kindlmann, Peter J. ; Papaefthymiou, Marios C.
Author_Institution :
Dept. of Electr. Eng., Yale Univ., New Haven, CT, USA
fYear :
1996
fDate :
5-8 May 1996
Firstpage :
115
Lastpage :
118
Abstract :
In recent years, several adiabatic logic architectures have been proposed for low-power VLSI design. However, no work has been presented describing the implementation and evaluation of nontrivial adiabatic circuits. We have evaluated a specific adiabatic architecture and used it in the design of low-power arithmetic units. We investigated implementation issues specific to adiabatic system development and performed a systematic comparison of our designs with corresponding CMOS circuits. In this paper we describe our adiabatic designs, discuss implementation issues at the logic and architectural level, and report our empirical findings
Keywords :
MOS logic circuits; VLSI; clocks; combinational circuits; digital arithmetic; integrated circuit design; integrated circuit measurement; MOS logic circuits; adiabatic arithmetic units; implementation issues; logic architectures; low-power VLSI design; systematic comparison; Arithmetic; CMOS logic circuits; Capacitors; Clocks; Diodes; Energy consumption; Inverters; Logic design; Oscillators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1996., Proceedings of the IEEE 1996
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-3117-6
Type :
conf
DOI :
10.1109/CICC.1996.510524
Filename :
510524
Link To Document :
بازگشت