DocumentCode
2215656
Title
Predictable instruction caching for media processors
Author
Irwin, J. ; May, M.D. ; Muller, H.L. ; Page, D.
Author_Institution
Dept. of Comput. Sci., Bristol Univ., UK
fYear
2002
fDate
2002
Firstpage
141
Lastpage
150
Abstract
The determinism of instruction cache performance can be considered a major problem in multimedia devices which hope to maximise their quality of service. If instructions are evicted from the cache by competing blocks of code, the running application will take significantly longer to execute than if the instructions were present. Since it is difficult to predict when this interference will occur the performance of the algorithm at a given point in time is unclear We propose the use of an automatically configured partitioned cache to protect regions of the application code from each other and hence minimise interference. As well as being specialised to the purpose of providing predictable performance, this cache can be specialised to the application being run, rather than for the average case, using simple compiler algorithms.
Keywords
cache storage; hardware-software codesign; instruction sets; multimedia computing; program compilers; storage management; application code; automatically configured partitioned cache; compiler algorithms; instruction cache performance; media processors; multimedia devices; predictable instruction caching; quality of service; Application software; Computer architecture; Computer science; Degradation; Frequency; Interference; Partitioning algorithms; Protection; Quality of service; Yarn;
fLanguage
English
Publisher
ieee
Conference_Titel
Application-Specific Systems, Architectures and Processors, 2002. Proceedings. The IEEE International Conference on
ISSN
2160-0511
Print_ISBN
0-7695-1712-9
Type
conf
DOI
10.1109/ASAP.2002.1030713
Filename
1030713
Link To Document