DocumentCode :
2219523
Title :
The IMD Sweet Spots Varied with Gate Bias Voltages and Input Powers in RF LDMOS Power Amplifiers
Author :
Lee, Seung-Yup ; Jeon, Kye-Ik ; Lee, Yong-Sub ; Lee, Kang-Seung ; Jeong, Yoon-Ha
Author_Institution :
Department of Electronic and Electrical Engineering, Pohang University of Science and Technology, Pohang, Kyungbuk, 790-784, Republic of Korea, +82-54-279-2897, hunter73@postech.ac.kr
fYear :
2003
fDate :
Oct. 2003
Firstpage :
1353
Lastpage :
1356
Abstract :
In this paper, the intermodulation distortion (IMD) sweet spots that are varied with gate bias voltage and input power in RF power amplifiers are predicted with simple mathematical analysis. The analysis is based on the ID-VGS transfer characteristic curve and odd-order two-tone distortion products. The mathematically derived IMD sweet spots have similar behavior with those of measurement applied to 940 MHz LDMOS RF power amplifiers. The approach can be used in predicting optimum gate bias voltage to minimize the 3rd-order intermodulation (IM3).
Keywords :
Distortion measurement; Impedance; Intermodulation distortion; Mathematical analysis; Nonlinear distortion; Power amplifiers; Power measurement; Radio frequency; Radiofrequency amplifiers; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference, 2003 33rd European
Conference_Location :
Munich, Germany
Print_ISBN :
1-58053-834-7
Type :
conf
DOI :
10.1109/EUMA.2003.340871
Filename :
4143277
Link To Document :
بازگشت