DocumentCode :
2220604
Title :
A Hardware Accelerator for Path Planning on a Distance Transform
Author :
Sudha, N.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore
fYear :
2007
fDate :
1-3 Oct. 2007
Firstpage :
409
Lastpage :
414
Abstract :
This paper presents a novel hardware-directed algorithm for finding a path for a mobile robot using the Euclidean distance transform of the binary image of an environment. The robot can translate as well as rotate. The path obtained from start to goal is the shortest in terms of the number of steps. The mapping of the algorithm to hardware is described. Results of implementation on a Xilinx FPGA device show that the device can be operated at a clock rate of about 35 MHz. Such a high frequency of operation is necessary for real time path planning in a dynamic environment.
Keywords :
geometry; mobile robots; path planning; robot vision; transforms; Euclidean distance transform; Xilinx FPGA device; binary image; distance transform; hardware accelerator; mobile robot; path planning; Computer architecture; Control systems; Euclidean distance; Hardware; Mobile robots; Navigation; Path planning; Pixel; Robot vision systems; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Applications, 2007. CCA 2007. IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0442-1
Electronic_ISBN :
978-1-4244-0443-8
Type :
conf
DOI :
10.1109/CCA.2007.4389265
Filename :
4389265
Link To Document :
بازگشت