DocumentCode :
2224375
Title :
High-precision LDPC codes decoding at the lowest complexity
Author :
Rovini, Massimo ; Rossi, Francesco ; L´Insalata, Nicola E. ; Fanucci, Luca
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2006
fDate :
4-8 Sept. 2006
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents a simplified, low-complexity check node processor for a decoder of LDPC codes. This is conceived as the combination of the modified Min-Sum decoding with the reduction of the number of computed messages to only P + 1 different values. The simulations with a random code used as a case study show that this technique performs excellently even when only two different values are propagated (P = 1). This result is assumed as the basement to the design of an optimised serial architecture. The logic synthesis on 0.18 μm CMOS technology shows that our design outperforms in complexity similar state-of-the-art solutions and makes the check node operations no longer critical to the complexity of the whole decoder.
Keywords :
CMOS integrated circuits; decoding; electronic messaging; parity check codes; random codes; CMOS technology; LOPC code decoder; logic synthesis; low complexity high-precision LDPC code decoding; low density parity check codes; low-complexity check node processor; message computation; modified minsum decoding; random code; Abstracts; CMOS integrated circuits; CMOS technology; Decoding; Logic gates; Parity check codes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2006 14th European
Conference_Location :
Florence
ISSN :
2219-5491
Type :
conf
Filename :
7071601
Link To Document :
بازگشت