DocumentCode
2225992
Title
Interactive SC multirate compiler applied to multistage decimator design
Author
Ngai, Cheong ; Martins, R.P.
Author_Institution
Comput. Studies Program, Macau Polytech. Inst., China
Volume
3
fYear
2000
fDate
2000
Firstpage
185
Abstract
This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from frequency specifications to building block implementation, here applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area
Keywords
active filters; antialiasing; circuit CAD; switched capacitor filters; anti-aliasing amplitude responses; capacitance spread; capacitor area; frequency specifications; interactive SC multirate compiler; multistage decimator design; operational amplifiers; speed requirements; Analog computers; Circuit simulation; Circuit synthesis; Circuit topology; Computer architecture; Frequency synthesizers; Libraries; Operational amplifiers; Switched capacitor circuits; Switching circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location
Geneva
Print_ISBN
0-7803-5482-6
Type
conf
DOI
10.1109/ISCAS.2000.856027
Filename
856027
Link To Document