DocumentCode :
2230041
Title :
DES-SRAM IP-core: a SRAM embedding DES feature [secure SoC applications]
Author :
Labbé, Anna ; Portal, Jean-Michel ; Pérez, Annie
Author_Institution :
Lab. Materiaux et Microelectronique de Provence, CNRS, Marseille, France
fYear :
2003
fDate :
17-20 Sept. 2003
Firstpage :
11
Lastpage :
14
Abstract :
This paper proposes a DES-SRAM IP-core dedicated to secure SoCs. This core is an optimized hardware implementation of a DES (data encryption standard) secret key algorithm. The main idea was to implement a DES feature inside a basic SRAM in order to suppress data transfers during data encryption and thus to avoid a bus bottleneck as well as to increase SoC security. The DES capability only adds few percent hardware overhead, and our modified SRAM offers two operating modes: a basic SRAM mode and an encryption mode. The DES-SRAM self-encrypts each 64 bit block of its own data in 17 clock cycles.
Keywords :
SRAM chips; cryptography; industrial property; logic design; system-on-chip; 64 bit; DES secret key algorithm; SRAM embedded DES; crypto-SRAM; data encryption standard; data transfer suppression; optimized DES hardware implementation; secure SoC; self-encrypting DES-SRAM IP-core; Clocks; Data security; Hardware; Logic; Portals; Public key; Public key cryptography; Random access memory; Software algorithms; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2003. Proceedings. IEEE International [Systems-on-Chip]
Print_ISBN :
0-7803-8182-3
Type :
conf
DOI :
10.1109/SOC.2003.1241452
Filename :
1241452
Link To Document :
بازگشت