Title :
Schematic driven module generation for analog circuits with performance optimization and matching considerations
Author :
Naiknaware, Ravindranath ; Fiez, Terri
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
Abstract :
A technology independent correct-by-construction module generation for analog circuits is described. The designer selects an arbitrary analog circuit partition in the schematic, and the procedure generates the corresponding layout as a optimal stack of transistors with complete intra-module connectivity. The matching requirements are used as the primary constraint along with considerations for parasitics, aspect-ratio, and area. For each of the modules, the port structures are also created for simplified routing. Corresponding to the selected circuit partition, a fully parameterized design rule independent module is generated. Any changes in the schematic and the design rules are automatically reflected in each of the modules. Results are demonstrated through a test chip
Keywords :
analogue integrated circuits; circuit layout CAD; circuit optimisation; integrated circuit layout; network routing; analog circuit partition; analog circuits; aspect-ratio; design rules; intra-module connectivity; layout generation; matching requirements; parameterized design rule independent module; parasitics; performance optimization; port structures; routing; schematic driven module generation; Analog circuits; CMOS process; Capacitors; Circuit testing; Computer science; Integrated circuit yield; Mirrors; Optimization; Resistors; Routing;
Conference_Titel :
Custom Integrated Circuits Conference, 1998. Proceedings of the IEEE 1998
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-4292-5
DOI :
10.1109/CICC.1998.695023