• DocumentCode
    2233408
  • Title

    Power aware and high speed reconfigurable modified booth multiplier

  • Author

    Sakthi, S. Sri ; Kayalvizhi, N.

  • Author_Institution
    Dept. of Electron. & Commun. Eng., Amrita Vishwa Vidyapeetham, Coimbatore, India
  • fYear
    2011
  • fDate
    22-24 Sept. 2011
  • Firstpage
    352
  • Lastpage
    356
  • Abstract
    Multiplier is one of the major arithmetic operations carried out in DSP applications. Multiplier architecture is reconfigured so as to enhance their performance and thereby improving the efficiency of the applications. This Reconfigurable multiplier is adapted at run time to satisfy multiple precision requirements of DSP applications. Power consumption of the multipliers is reduced with the introduction of power efficient scheme Dynamic Operand Interchange to the reconfigurable booth architecture. Implementation is done in Verilog and simulated using MODELSIM. Power and Timing analysis is done using Altera Quartus II tool (version 9.0).
  • Keywords
    digital signal processing chips; hardware description languages; power aware computing; Altera Quartus II tool; DSP applications; MODELSIM; Verilog; arithmetic operations; high speed reconfigurable modified booth multiplier; multiplier architecture; power analysis; power aware reconfigurable modified booth multiplier; power consumption; power efficient scheme dynamic operand interchange; timing analysis; Adders; Clocks; Computer architecture; Digital signal processing; Power demand; Timing; Very large scale integration; Dynamic Operand Interchange; Modified Booth Multiplier; One Level Recursive Architecture; Power Analysis; Run Time Reconfiguration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Recent Advances in Intelligent Computational Systems (RAICS), 2011 IEEE
  • Conference_Location
    Trivandrum
  • Print_ISBN
    978-1-4244-9478-1
  • Type

    conf

  • DOI
    10.1109/RAICS.2011.6069333
  • Filename
    6069333