DocumentCode
2235622
Title
Improving the efficiency of power simulators by input vector compaction
Author
Tsui, Chi-ying ; Marculescu, Radu ; Marculescu, Diana ; Pedram, Massoud
Author_Institution
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong
fYear
1996
fDate
3-7 Jun, 1996
Firstpage
165
Lastpage
168
Abstract
Accurate power estimation is essential for low power digital CMOS circuit design. Power dissipation is input pattern dependent. To obtain an accurate power estimate, a large input vector set must be used which leads to very long simulation time. One solution is to generate a compact vector set that is representative of the original input vector set and can be simulated in a reasonable time. We propose an input vector compaction technique that preserves the statistical properties of the original sequence. Experimental results show that a compaction ratio of 100X is achieved with less than 2% average error in the power estimates
Keywords
CMOS logic circuits; input vector compaction; low power digital CMOS circuit design; power simulators; simulation time; statistical properties; CMOS digital integrated circuits; CMOS logic circuits; Capacitance; Circuit simulation; Clocks; Compaction; Energy consumption; Permission; Power dissipation; Power engineering and energy;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference Proceedings 1996, 33rd
Conference_Location
Las Vegas, NV
ISSN
0738-100X
Print_ISBN
0-7803-3294-6
Type
conf
DOI
10.1109/DAC.1996.545565
Filename
545565
Link To Document