DocumentCode :
2236163
Title :
A quarter pel full search block motion estimation architecture for H.264/AVC
Author :
Rahman, Choudhury A. ; Badawy, Wael
Author_Institution :
Lab. for Integrated Video Syst., Calgary Univ., Alta., Canada
fYear :
2005
fDate :
6-8 July 2005
Abstract :
This paper presents a novel quarter pel full search block motion estimation architecture for H.264/AVC encoder. The proposed architecture is capable of calculating all 41 motion vectors required by the various size blocks, supported by H.264/AVC, in parallel. The architecture has been prototyped in Verilog HDL, simulated and synthesized for Xilinx Virtex2 FPGA. The experimental result shows that the architecture is capable of processing CIF frame sequences in real time considering 5 reference frames within the search range of -3.75 to +4.00 at a clock speed of 120 MHz. The maximum speed of the architecture is around 150 MHz.
Keywords :
code standards; field programmable gate arrays; hardware description languages; image coding; image sequences; motion estimation; CIF frame sequence; H.264-AVC encoder; Verilog HDL; Xilinx Virtex2 FPGA; block motion estimation architecture; field programmable gate array; hardware description language; quarter pel full search; Automatic voltage control; Clocks; Decoding; Hardware design languages; IEC standards; ISO standards; Motion estimation; Optical devices; Streaming media; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2005. ICME 2005. IEEE International Conference on
Print_ISBN :
0-7803-9331-7
Type :
conf
DOI :
10.1109/ICME.2005.1521448
Filename :
1521448
Link To Document :
بازگشت