• DocumentCode
    2239488
  • Title

    Innovative verification strategy reduces design cycle time for high-end SPARC processor

  • Author

    Popescu, Val ; Mcnamara, Bill

  • Author_Institution
    Metaflow Technol. Inc., La Jolla, CA, USA
  • fYear
    1996
  • fDate
    3-7 Jun, 1996
  • Firstpage
    311
  • Lastpage
    314
  • Abstract
    Superscalar processor developers are creatively leveraging best-in-class design verification tools to meet narrow market windows. Accelerated simulation is especially useful owing to its flexibility for verifying at many points during the design cycle. A unique “verification backplane” makes continuous verification at any level(s) of abstraction available to each design team member throughout the design cycle
  • Keywords
    circuit analysis computing; computer testing; integrated circuit testing; logic testing; microprocessor chips; SPARC processor; accelerated simulation; design cycle; design cycle time; verification backplane; verification strategy; Acceleration; Backplanes; Circuit simulation; Clocks; Hardware design languages; Logic testing; Microprocessors; Permission; Process design; Workstations;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference Proceedings 1996, 33rd
  • Conference_Location
    Las Vegas, NV
  • ISSN
    0738-100X
  • Print_ISBN
    0-7803-3294-6
  • Type

    conf

  • DOI
    10.1109/DAC.1996.545592
  • Filename
    545592