DocumentCode :
2241499
Title :
An FPGA implementation of a Feed-Back Chaotic Synchronization for secure communications
Author :
Azzaz, M.S. ; Tanougast, C. ; Sadoudi, S. ; Bouridane, A. ; Dandache, A.
Author_Institution :
Lab. Syst. de Commun., Ecole Militaire Polytech., Algiers, Algeria
fYear :
2010
fDate :
21-23 July 2010
Firstpage :
239
Lastpage :
243
Abstract :
In this paper, we propose a hardware implementation of a Feed-Back Chaotic Synchronization (FCS) for designing a real-time secure symmetric encryption scheme. This proposed scheme allows for the design and implementation of real time synchronization between two embedded chaotic generators for secure communications. The implementation and experimental results mapped on two Xilinx FPGA Virtex technology platforms using two Lorenz three-dimensional continuous chaotic systems demonstrate the feasibility and the usefulness of this synchronization approach in terms of performance and hardware resources for embedded encryption systems.
Keywords :
chaotic communication; cryptography; field programmable gate arrays; real-time systems; synchronisation; telecommunication security; FPGA implementation; Lorenz three-dimensional continuous chaotic system; Xilinx FPGA Virtex technology; chaotic generator; embedded encryption system; feedback chaotic synchronization; hardware implementation; hardware resource; real time synchronization; real-time secure symmetric encryption; secure communication; Chaotic communication; Field programmable gate arrays; Hardware; Mathematical model; Real time systems; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems Networks and Digital Signal Processing (CSNDSP), 2010 7th International Symposium on
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
978-1-4244-8858-2
Electronic_ISBN :
978-1-86135-369-6
Type :
conf
Filename :
5580426
Link To Document :
بازگشت