DocumentCode :
2242489
Title :
Parallel architecture of an all digital timing recovery scheme for high speed receivers
Author :
Schmidt, Daniel ; Lankl, Berthold
Author_Institution :
Univ. of the Fed. Armed Forces, Munich, Germany
fYear :
2010
fDate :
21-23 July 2010
Firstpage :
31
Lastpage :
34
Abstract :
In a communication system the receiver has to be synchronized to the incoming data signal in order to rebuild the transmitted data. Therefore a timing recovery circuit is necessary. Most known implementations of this feature assume that in a digital receiver the samples are processed one after another. This is not true for high speed receivers that are clocked at some stage with a rate less than the symbol rate of the incoming signal. In this case, multiple samples have to be handled during one clock cycle, thus parallelization has to be introduced. For such a parallel receiver structure a completely digital timing recovery scheme is proposed, consisting of a sample dropping unit, parallel interpolators and a control loop.
Keywords :
interpolation; receivers; synchronisation; digital receiver; digital timing recovery scheme; high speed receivers; parallel architecture; parallel interpolators; Clocks; Detectors; Interpolation; Receivers; Shift registers; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems Networks and Digital Signal Processing (CSNDSP), 2010 7th International Symposium on
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
978-1-4244-8858-2
Electronic_ISBN :
978-1-86135-369-6
Type :
conf
Filename :
5580466
Link To Document :
بازگشت