Title :
Accelearation of Full-Search Algorithm on SIMD Architectures by Using Eight-Bit Partial Sums of Four Luminance Values
Author_Institution :
Dept. of Inf. Sci. & Eng., Zhejiang Normal Univ., Jinhua
Abstract :
Due to the high computational complexity of the full-search algorithm for video coding, techniques to accelerate the execution of the full-search algorithm are needed for realtime implementations of current video compression standards. In this paper, a technique of using eight-bit partial sums of four luminance values is proposed to reduce the computational complexity of the original full-search algorithm without loss of its accuracy. Furthermore, since the proposed technique is suitable for the implementation on the single instruction multiple data (SIMD) architectures, the byte-type data-parallelism of the SIMD architecture can be utilized to further accelerate the execution of the proposed technique. Simulation results for the benchmark video test sequences demonstrate that the proposed technique can significantly accelerate the execution of the full-search algorithm on SIMD architectures without loss of its accuracy
Keywords :
data compression; parallel processing; video coding; SIMD architectures; block motion estimation; eight-bit partial sum; four luminance values; full-search algorithm acceleration; realtime implementations; single instruction multiple data architectures; video coding; video compression standards; Acceleration; Benchmark testing; Computational complexity; Computational modeling; Computer architecture; Information science; Life estimation; Motion estimation; Video coding; Video compression; Block Motion Estimation; Full-Search Algorithm; SIMD Architecture; Video Coding;
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
DOI :
10.1109/APCCAS.2006.342545