DocumentCode :
2251006
Title :
Serial fault emulation
Author :
Burgun, Luc ; Reblewski, Frédéric ; Fenelon, Gérard ; Barbier, Jean ; Lepape, Olivier
Author_Institution :
META Syst., Saclay, France
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
801
Lastpage :
806
Abstract :
A hardware emulator based approach has been developed to perform test evaluation on large sequential circuits (at least tens of thousands of gates). This approach relies both on the flexibility and on the reconfigurability of hardware emulators based on dedicated reprogrammable circuits. A Serial Fault Emulation (SFE) method in which each faulty circuit is emulated separately has been applied to gate level circuits for Single Stuck Faults (SSFs). This approach has been implemented on the Meta Systems´s hardware emulator which is capable of emulating circuits of 1,000,000 gates at rates varying from 500 kHz to several MHz. Experimental results are provided to demonstrate the efficiency of SFE. They indicate that SFE should be two orders of magnitude faster than sofware approaches for designs containing more than 100000 gates
Keywords :
fault location; logic CAD; logic testing; sequential circuits; Single Stuck Faults; dedicated reprogrammable circuits; faulty circuit; gate level circuits; hardware emulator; large sequential circuits; reconfigurability; serial fault emulation; test evaluation; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Emulation; Hardware; Logic; Permission; Software prototyping; Software testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545681
Filename :
545681
Link To Document :
بازگشت