Title :
An efficient scheme based on EMPDC graph model in synthesizing fault tolerant FIR filter
Author :
Park, Choon-Sik ; Kaneko, Mineo
Author_Institution :
Sch. of Inf. Sci., Japan Adv. Inst. of Sci. & Technol., Ishikawa, Japan
Abstract :
Most of the methods for analyzing and designing algorithm-based fault-tolerant (ABFT) systems assume that redundant computations and checking operations are computed by fault-free processors. However, the redundant computations and the checking operations are usually a part of the ABFT system in practical applications, and are needed to be performed on the system processors so that the system still maintains the desired fault tolerance. To achieve these objectives, we extend the MPDC graph model, which has been used for representing ABFT systems, to handle redundant computations, checking operations and their mapping to processors concurrently with nominal computations. A single-fault locatable FIR filter based on the extended MPDC graph model is synthesized on a systolic array as a practical implementation of the proposed method
Keywords :
FIR filters; digital filters; error correction; error detection; fault tolerant computing; filtering theory; graph theory; redundancy; systolic arrays; ABFT system; EMPDC graph model; FIR filter synthesis; algorithm-based fault-tolerant systems; checking operations; extended MPDC graph model; fault tolerant FIR filter; redundant computations; systolic array; Concurrent computing; Costs; Error correction; Fault tolerance; Fault tolerant systems; Filtering; Finite impulse response filter; Information science; Systolic arrays; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
DOI :
10.1109/ISCAS.2000.857412