Title :
Statistical delay calculation with vector synthesis model
Author :
Fujita, Tomohiro ; Onodera, Hidetoshi
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Japan
Abstract :
A statistical delay model for CMOS digital circuits called the “vector synthesis model” is proposed. The model provides a relationship between process random variables and a digital circuit path delay. A first order coefficient vector (FOCV), which characterizes the drain current of a transistor, is introduced as a characteristic parameter of the cell delay. The circuit path delay is modeled by synthesizing a FOCV of the path using the FOCVs of the cells constituting the path. The simple structure of the vector synthesis model enables the reduction of simulation cost for a statistical analysis. The accuracy of the vector synthesis model has been verified experimentally. The deviation of the worst case delay from the result by SPICE Monte Carlo analysis is around 5%, whereas that of an usual corner (slow-slow and fast-fast) analysis is as high as 25%
Keywords :
CMOS digital integrated circuits; delay estimation; integrated circuit modelling; statistical analysis; CMOS digital circuits; characteristic parameter; circuit path delay; digital circuit path delay; first order coefficient vector; process random variables; simulation cost reduction; statistical delay model; transistor drain current; Analytical models; CMOS digital integrated circuits; Circuit simulation; Circuit synthesis; Costs; Delay; Digital circuits; Random variables; Semiconductor device modeling; Statistical analysis;
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
DOI :
10.1109/ISCAS.2000.857474