DocumentCode :
2253343
Title :
LAP: a logic activity packing methodology for leakage power-tolerant FPGAs
Author :
Hassan, Hassan ; Anis, Mohab ; Elmasry, Mohamed
Author_Institution :
Electr. & Comput. Eng. Dept., Waterloo Univ., Ont., Canada
fYear :
2005
fDate :
8-10 Aug. 2005
Firstpage :
257
Lastpage :
262
Abstract :
As FPGAs enter the nanometer regime, several modifications are needed to reduce the increasing leakage power dissipation. Hence, this work presents some modifications to the FPGAs CAD flow to mitigate leakage power dissipation through the use of multi-threshold CMOS technologies to pack and place logic blocks that exhibit similar idleness close to each other so they can be turned off during their idle time. The modifications are integrated into the VPR flow and tested on several FPGA benchmarks using a CMOS 0.13μm dual-Vth technology, resulting in an average leakage power savings of at least 20%.
Keywords :
CMOS logic circuits; field programmable gate arrays; integrated circuit design; logic CAD; 0.13 micron; FPGA CAD flow; FPGA benchmark; LAP; VPR flow; activity profile; basic logic element; configurable logic block; leakage power dissipation; leakage power saving; logic activity packing methodology; multi-threshold CMOS technology; sleep transistor; Algorithm design and analysis; Application specific integrated circuits; CMOS logic circuits; CMOS technology; Design automation; Electronics packaging; Field programmable gate arrays; Integrated circuit technology; Logic design; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2005. ISLPED '05. Proceedings of the 2005 International Symposium on
Print_ISBN :
1-59593-137-6
Type :
conf
DOI :
10.1109/LPE.2005.195524
Filename :
1522773
Link To Document :
بازگشت