DocumentCode :
2253867
Title :
Defect aware X-filling for low-power scan testing
Author :
Balatsouka, S. ; Tenentes, V. ; Kavousianos, X. ; Chakrabarty, K.
Author_Institution :
Dept. of Comput. Sci., Univ. of Ioannina, Ioannina, Greece
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
873
Lastpage :
878
Abstract :
Various X-filling methods have been proposed for reducing the shift and/or capture power in scan testing. The main drawback of these methods is that X-filling for low power leads to lower defect coverage than random-fill. We propose a unified low-power and defect-aware X-filling method for scan testing. The proposed method reduces shift power under constraints on the peak power during response capture, and the power reduction is comparable to that for the Fill-Adjacent X-filling method. At the same time, this approach provides high defect coverage, which approaches and in many cases is higher than that for random-fill, without increasing the pattern count. The advantages of the proposed method are demonstrated with simulation results for the largest ISCAS and the IWLS benchmark circuits.
Keywords :
automatic test pattern generation; benchmark testing; integrated circuit testing; low-power electronics; ISCAS benchmark circuits; IWLS benchmark circuits; defect aware X-filling; defect coverage; fill-adjacent X-filling method; low-power scan testing; power reduction; shift power; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Computer science; Energy consumption; Fault detection; Filling; Power engineering computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5456928
Filename :
5456928
Link To Document :
بازگشت