DocumentCode :
2253994
Title :
Time borrowing in high-speed functional units using skew-tolerant domino circuits
Author :
Jung, Gunok ; Perepelitsa, Victoria ; Sobelman, Gerald E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN, USA
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
641
Abstract :
We present results on time borrowing in skew-tolerant domino logic circuits for a 32-bit adder, a 64-bit adder and a 32-bit pipelined multiplier. The adders are built using enhanced multiple output domino logic and the multiplier uses modified Booth encoding and a Wallace tree. We illustrate how the resulting soft clock edges allow advantageous time borrowing to occur in these functional units. In this way, limitations due to delay imbalances between stages are removed, allowing the circuits to operate at a higher speed
Keywords :
CMOS logic circuits; adders; digital arithmetic; high-speed integrated circuits; multiplying circuits; parallel processing; pipeline arithmetic; 32 bit; 64 bit; Wallace tree; carry look-ahead adders; domino CMOS circuits; enhanced multiple output domino logic; high-speed functional units; modified Booth encoding; pipelined parallel multiplier; skew-tolerant domino circuits; soft clock edges; time borrowing; Adders; CMOS digital integrated circuits; Circuit synthesis; Clocks; Control systems; Encoding; Latches; Logic circuits; Logic design; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857542
Filename :
857542
Link To Document :
بازگشت