DocumentCode :
2254163
Title :
Design of Memory Sub-System in H.264/AVC Decoder
Author :
Li, Chih-Hung ; Chang, Chang-Hsuan ; Peng, Wen-Hsiao ; Hwang, Wei ; Chiang, Tihao
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2007
fDate :
10-14 Jan. 2007
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we present the memory sub-system of a H.264/AVC decoder designed for high profile and level 4. Our design incorporates a synchronization buffer as a pre-cache buffer. We investigate the efficiency of DRAM access and power dissipation when the buffer is designed at different granularities. Statistical results show that the granularity of larger block size has higher memory efficiency, less access cycles and power dissipation. However, the granularity of 8times8 block size provides better trade-off among cost, efficiency, power, and real-time requirement.
Keywords :
DRAM chips; cache storage; decoding; statistical analysis; video coding; DRAM access; H.264-AVC decoder; memory sub-system design; pre-cache buffer; synchronization buffer; Automatic voltage control; Bandwidth; Buffer storage; Costs; DRAM chips; Decoding; Interpolation; Power dissipation; Random access memory; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2007. ICCE 2007. Digest of Technical Papers. International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
1-4244-0763-X
Electronic_ISBN :
1-4244-0763-X
Type :
conf
DOI :
10.1109/ICCE.2007.341382
Filename :
4146002
Link To Document :
بازگشت