DocumentCode :
2254459
Title :
Throughput modeling to evaluate process merging transformations in polyhedral process networks
Author :
Meijer, Sjoerd ; Nikolov, Hristo ; Stefanov, Todor
Author_Institution :
Leiden Inst. of Adv. Comput. Sci. (LIACS), Leiden Univ., Leiden, Netherlands
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
747
Lastpage :
752
Abstract :
We use the polyhedral process network (PPN) model of computation to program embedded Multi-Processor Systems on Chip (MPSoCs) platforms. If a designer wants to reduce the number of processes in a network due to resource constraints, for example, then the process merging transformation can be used to achieve this. We present a compile-time approach to evaluate the system throughput of PPNs in order to select a merging candidate which gives a system throughput as close as possible to the original PPN. We show results for two experiments on the ESPAM platform prototyped on a Xilinx Virtex 2 Pro FPGA.
Keywords :
embedded systems; multiprocessing systems; system-on-chip; ESPAM platform; Xilinx Virtex 2 Pro FPGA; compile-time approach; embedded multiprocessor systems on chip platforms; polyhedral process network model; process merging transformation evaluation; system throughput evaluation; throughput modeling; Algorithm design and analysis; Computational modeling; Computer networks; Computer science; Embedded computing; Field programmable gate arrays; Merging; Prototypes; System-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5456953
Filename :
5456953
Link To Document :
بازگشت