DocumentCode :
2254912
Title :
Parallel programming and speed up evaluation of a NoC 2-ary 4-fly
Author :
M´zah, Abir ; Hammami, Omar
Author_Institution :
ENSTA - ParisTech, Paris, France
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
156
Lastpage :
159
Abstract :
In this paper we make the design, the simulation and the implementation of a NoC (Network on Chip) 2-ary 4-fly in order to evaluate the speed up of an application with different NoC sizes. For the conception of the NoC, we use the tool NoCcompiler from Arteris Company. To test the performance of this NoC we integrate it as an IP (Intellectual Property) into an EDK project where masters are 16 Microblazes processors and slaves are 16 blocks memories. As an application, we choose the parallel programming to compute a filter Harris of an image 256 × 256. This work is implemented on Eve platform emulation called Zebu UF4. Results have proved the efficiency of this parallel architecture with a reduction equal to 90% of the execution time. The non linearity of the speed up´s curve is coherent with the theorical modelisation and simulation presented.
Keywords :
digital filters; network-on-chip; parallel programming; Eve platform emulation; NoC 2-Ary 4-Fly; Zebu UF4; blocks memories; filter Harris; image filtering; microblazes processors; network on chip; parallel programming; tool NoCcompiler; Detectors; Digital systems; Facsimile; Program processors; Topology; World Wide Web; 2-ary 4-fly; NoC; NoCcompiler; Zebu UF4; filter Harris; parallel programming; speed up;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
Type :
conf
DOI :
10.1109/ICM.2010.5696103
Filename :
5696103
Link To Document :
بازگشت