Title :
Two-phase correlated level shifting switched-capacitor techniques
Author :
Essam, Amr ; Dessouky, Mohammed ; Zekry, Abdelhalim
Author_Institution :
Mentor Graphics Egypt, Cairo, Egypt
Abstract :
In this paper, two techniques aiming to improve the performance of the switched-capacitor correlated-level-shifting technique are introduced. While boosting the equivalent opamp dc gain, this technique uses three clock phases. First, a time-shifted two-phase sampling approach is introduced with the addition of another set of sampling capacitors. However, this configuration has the disadvantages of error accumulation, increased mismatch and capacitor memory effects. In the second approach, all of these inconveniences are eliminated using a time-aligned two-phase sampling method. Simulation results show the equivalence of a conventional multiply-by-two switched-capacitor stage using a 60-dB dc gain opamp when compared with the correlated-level-shifting, the time-shifted and the time-aligned configurations, all using opamps with only 30-dB dc gain.
Keywords :
operational amplifiers; switched capacitor networks; capacitor memory effects; clock phases; equivalent opamp dc gain; error accumulation; mismatch memory effects; multiply-by-two switched-capacitor stage; sampling capacitors; switched-capacitor correlated-level-shifting; switched-capacitor techniques; time-aligned two-phase sampling; time-shifted two-phase sampling; two-phase correlated level shifting; Accuracy; Capacitors; Clocks; Gain; Moon; Solid state circuits; Switches; Correlated double sampling (CDS); Correlated level shifting (CLS); Opamp gain boosting; Switched-Capacitor circuits;
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
DOI :
10.1109/ICM.2010.5696109