DocumentCode :
2255780
Title :
Parameter mismatch estimation in a parallel interleaved ADC
Author :
Balakrishnan, Jaiganesh ; Ramakrishnan, Sthanunathan ; Gopinathan, Venugopal
Author_Institution :
Texas Instrum., Bangalore, India
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
1113
Lastpage :
1116
Abstract :
In this paper we propose a novel method for estimating the gain, DC offset and sample timing mismatches between component ADCs in a Parallel Interleaved ADC. We propose the use of a reference ADC, operating at a lower rate, that precludes the need for any calibration period. The reference ADC is clocked using a novel scheme to provide reference samples that are used by the estimation algorithm We propose the use of Least Squares (LS) based approach for correcting the gain and DC offset mismatches as well as a bisection search and a fixed step adaptation for estimating/correcting the sample timing offset. These algorithms ensure fast initial convergence and good steady state tracking with little implementation overhead. Simulation results are presented to illustrate the efficacy of these techniques.
Keywords :
analogue-digital conversion; least squares approximations; DC offset mismatch; convergence; estimation algorithm; gain estimation; least squares based approach; parallel interleaved ADC; parameter mismatch estimation; reference ADC; sample timing mismatch; sample timing offset; steady state tracking; Calibration; Clocks; Convergence; Equalizers; Instruments; Least squares approximation; Parameter estimation; Sampling methods; Steady-state; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5117955
Filename :
5117955
Link To Document :
بازگشت