Title :
Leveraging application-level requirements in the design of a NoC for a 4G SoC - a case study
Author :
Beraha, Rudy ; Walter, Isask Har ; Cidon, Israel ; Kolodny, Avinoam
Author_Institution :
R&D, Qualcomm Corp., San Diego, CA, USA
Abstract :
In this paper, we examine the design process of a Network on-Chip (NoC) for a high-end commercial System on-Chip (SoC) application. We present several design choices and focus on the power optimization of the NoC while achieving the required performance. Our design steps include module mapping and allocation of customized capacities to links. Unlike previous studies, in which point-to-point, per-flow timing constraints were used, we demonstrate the importance of using the application end-to-end traversal latency requirements during the optimization process. In order to evaluate the different alternatives, we report the synthesis results of a design that meets the actual throughput and timing requirements of the commercial SoC. According to our findings, the proposed technique offers up to 40% savings in the total router area and a reduction of up to 49% in the inter-router wiring area.
Keywords :
logic design; network-on-chip; optimisation; 4G SoC a case study; NoC design; inter router wiring area; leveraging application level requirements; network on chip; per flow timing constraints; power optimization; system on chip; Constraint optimization; Cost function; Delay; Design optimization; Energy consumption; Network-on-a-chip; Pipelines; Process design; System-on-a-chip; Timing; Network on-chip; Optimization; System on-chip;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
Print_ISBN :
978-1-4244-7054-9
DOI :
10.1109/DATE.2010.5457033