Title :
On the design of low-power cache memories for homogeneous multi-core processors
Author :
Asaduzzaman, Abu ; Rani, Manira ; Sibai, Fadi N.
Author_Institution :
Dept. of Electr. Eng & Comput. Sci., Wichita State Univ., Wichita, KS, USA
Abstract :
We investigate the impact of level-1 cache (CL1) parameters, level-2 cache (CL2) parameters, and cache organizations on the power consumption and performance of multi-core systems. We simulate two 4-core architectures - both with private CL1s, but one with shared CL2 and the other one with private CL2s. Simulation results with MPEG4, H.264, matrix inversion, and DFT workloads show that reductions in total power consumption and mean delay per task of up to 42% and 48%, respectively, are possible with optimized CL1s and CL2s. Total power consumption and the mean delay per task depend significantly on the applications including the code size and locality.
Keywords :
cache storage; low-power electronics; multiprocessing systems; homogeneous multi-core processors; low-power cache memories; multi-core systems; power consumption; Delay; Discrete Fourier transforms; Multicore processing; Organizations; Power demand; Transform coding; Cache memory organization; homogeneous systems; low-power design; multi-core processor;
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
DOI :
10.1109/ICM.2010.5696168