DocumentCode :
2257069
Title :
Frequency synthesis with arbitrary input clock rate and rational K/L multiplier ratio
Author :
Yao, Chih-Wei ; Willson, Alan N., Jr.
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA, USA
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
1365
Lastpage :
1368
Abstract :
The architecture of a frequency synthesizer that generates an arbitrary-frequency output clock from an arbitrary-frequency input clock is presented. This design supports fully-programmable synthesis ratios, including integer-N, fractional-N and rational-K/L ratios. An earlier solution presented by the authors requires an input clock frequency above a few hundred mega-hertz for a low phase noise output clock. In the present work, a digital noise-canceling technique is introduced to eliminate the noise contribution from the input frequency divider, thus allowing an input clock rate reduction down to tens of mega-hertz.
Keywords :
clocks; frequency dividers; frequency synthesizers; interference suppression; arbitrary-frequency input clock; arbitrary-frequency output clock; digital noise-canceling technique; frequency synthesizer architecture; fully-programmable synthesis ratio; input frequency divider; low phase noise output clock; rational K-L multiplier ratio; Clocks; Feedback; Frequency conversion; Frequency synthesizers; Noise cancellation; Noise reduction; Phase frequency detector; Phase locked loops; Phase noise; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118018
Filename :
5118018
Link To Document :
بازگشت