• DocumentCode
    2257331
  • Title

    Retiming multi-rate DSP algorithms to meet real-time requirement

  • Author

    Zhu, Xue-Yang

  • Author_Institution
    State Key Lab. of Comput. Sci., Chinese Acad. of Sci., Beijing, China
  • fYear
    2010
  • fDate
    8-12 March 2010
  • Firstpage
    1785
  • Lastpage
    1790
  • Abstract
    Multi-rate digital signal processing(DSP) algorithms are usually modeled by synchronous dataflow graphs(SDFGs). Performing with high enough throughput is a key real-time requirement of a DSP algorithm. Therefore how to decrease the iteration period of an SDFG to meet the real-time requirement of the system under consideration is a very important problem. Retiming is a prominent graph transformation technique for performance optimizing. In this paper, by proving some useful properties about the relationship between an SDFG and its equivalent homogeneous SDFG(HSDFG), we present an efficient retiming algorithm, which needn´t convert the SDFG to HSDFG, for finding a feasible retiming to reduce the iteration period of an SDFG as required.
  • Keywords
    digital signal processing chips; graph transformation technique; multi-rate digital signal processing algorithms; synchronous dataflow graphs; Computational modeling; Computer science; Digital signal processing; Iterative algorithms; Laboratories; Real time systems; Signal processing; Signal processing algorithms; Software algorithms; Throughput;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
  • Conference_Location
    Dresden
  • ISSN
    1530-1591
  • Print_ISBN
    978-1-4244-7054-9
  • Type

    conf

  • DOI
    10.1109/DATE.2010.5457103
  • Filename
    5457103