DocumentCode :
2257338
Title :
A hardware/software co-design architecture for packet classification
Author :
Ahmed, O. ; Chattha, K. ; Areibi, S.
Author_Institution :
Sch. of Eng., Univ. of Guelph, Guelph, ON, Canada
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
96
Lastpage :
99
Abstract :
Packet Classification involves matching information from a packet´s header to a set of rules in a database in order to determine the manner in which the packet should be processed by network processors. The PCIU algorithm is a novel classification algorithm which improves upon previously published techniques in the literature. The main features of the PCIU algorithm are the low pre-processing time and capability of incremental rule update. Using the network processor to implement packet classification would cause saturation even when the best performing packet classification algorithm is used. In this work, we propose a hardware implementation of the PCIU algorithm. Results obtained indicate that the hardware/software co-design approach achieves 4.3x speedup in terms of preprocessing over a pure software implementation and 5.3x speedup for classification.
Keywords :
hardware-software codesign; pattern classification; pattern matching; PCIU algorithm; classification algorithm; hardware implementation; hardware software codesign architecture; matching information; network processors; packet classification; Algorithm design and analysis; Benchmark testing; Field programmable gate arrays; Hardware; Software; Software algorithms; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
Type :
conf
DOI :
10.1109/ICM.2010.5696215
Filename :
5696215
Link To Document :
بازگشت