DocumentCode :
2259096
Title :
Study for CMOS device characteristics affected by ultra thin wafer thinning
Author :
Shimamoto, H. ; Miyazaki, Chikara ; Abe, Y. ; Saito, Sakuyoshi ; Kitaichi, K. ; Yasunaga, S. ; Kang Wook Lee ; Tanaka, T. ; Koyanagi, Mitsumasa
Author_Institution :
ASET(Renesas Electron. Corp.), Renesas Electron. Corp., Kodaira, Japan
fYear :
2012
fDate :
10-12 Dec. 2012
Firstpage :
1
Lastpage :
4
Abstract :
Wafer thinning and fabrication of through-Si via (TSV) and micro-bump are key processes in 3D LSI. Because of mechanical stress under these processes, electrical deviations of CMOS devices such as DRAM are occurred. And the other hand, the thinner Si chip becomes, the more risky impurity ion contamination attacks the Si device. We will report about the result of DRAM retention time reduced to one third by Cu contamination whose thickness is less than 50μm. And also report about the example for investigation of several gettering methods.
Keywords :
CMOS integrated circuits; three-dimensional integrated circuits; CMOS device characteristics; electrical deviations; ion contamination attacks; microbump; risky impurity; through-silicon-via; ultra thin wafer thinning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CPMT Symposium Japan, 2012 2nd IEEE
Conference_Location :
Kyoto
Print_ISBN :
978-1-4673-2654-4
Type :
conf
DOI :
10.1109/ICSJ.2012.6523455
Filename :
6523455
Link To Document :
بازگشت