Title :
Adding testability to an asynchronous interconnect for GALS SoC
Author :
Efthymiou, Aristides ; Bainbridge, John ; Edwards, Douglas A.
Author_Institution :
Dept. of Comput. Sci., Manchester Univ., Oxford Road, UK
Abstract :
Asynchronous circuits offer great potential for solving the interconnect problems faced by system-on-chip designers, but their adoption has been held back by a lack of methodology and support for fabrication testing of such circuits. This paper addresses this problem using a partial scan approach which achieves a test coverage of 99.5% on the CHAIN network-on-chip interconnect fabric which is used as an example. Test patterns are generated by a custom program automatically, given the topology of the interconnect. In comparison to standard, asynchronous, full-scan LSSD methods, area savings in the order of 50% are noted.
Keywords :
asynchronous circuits; automatic test pattern generation; integrated circuit interconnections; system-on-chip; CHAIN network-on-chip interconnect fabric; GALS SoC; area saving; asynchronous circuits; asynchronous interconnect; fabrication testing; partial scan approach; test patterns; Asynchronous circuits; Automatic test pattern generation; Automatic testing; Circuit testing; Fabrication; Fabrics; Integrated circuit interconnections; Network-on-a-chip; System testing; System-on-a-chip;
Conference_Titel :
Test Symposium, 2004. 13th Asian
Print_ISBN :
0-7695-2235-1
DOI :
10.1109/ATS.2004.20