DocumentCode :
2261155
Title :
Low power BIST with smoother and scan-chain reorder
Author :
Lai, Nan-Cheng ; Wang, Sying-Jyan ; Fu, Yu-Hsuan
Author_Institution :
Inst. of Comput. Sci., National Chung-Hsing Univ., Taichung, Taiwan
fYear :
2004
fDate :
15-17 Nov. 2004
Firstpage :
40
Lastpage :
45
Abstract :
In this paper, we propose a low-power testing methodology for the scan-based BIST. A smoother is included in the test pattern generator (TPG) to reduce average power consumption during scan testing, while a group-based greedy algorithm is employed for the scan-chain reorder in order to improve the fault coverage. The reordering algorithm is very efficient in terms of computation time, and the routing length of the reordered scan-chain is comparable to result given by commercial tools. Experimental results of ISCAS´89 benchmarks show that the fault coverage achieved by the 2-bit and 3-bit smoothers are similar to previous methods with the same test lengths. The reduction in average power consumption is 60.06% with a 2-bit smoother and 85.4% with a 3-bit smoother. These results are much better than those achieved by previous methods.
Keywords :
automatic test pattern generation; built-in self test; greedy algorithms; low-power electronics; smoothing methods; ISCAS´89 benchmarks; fault coverage improvement; group-based greedy algorithm; low power BIST; low-power testing; reordering algorithm; scan testing; scan-based BIST; scan-chain reorder; test pattern generator; Built-in self-test; CMOS technology; Circuit faults; Computer science; Energy consumption; Greedy algorithms; Power dissipation; Routing; Test pattern generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. 13th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2235-1
Type :
conf
DOI :
10.1109/ATS.2004.54
Filename :
1376533
Link To Document :
بازگشت