Title :
Pair balance-based test scheduling for SOCs
Author :
Hu, Yu ; Han, Yin-He ; Li, Hua-wei ; Lv, Tao ; Li, Xiao-wei
Author_Institution :
Inst. of Comput. Technol., CAS, Beijing, China
Abstract :
Along with more pre-designed and pre-verified cores are integrated into a single chip to construct an entire system, the test application time increases significantly. This paper presents a novel test scheduling solution, unlike previous techniques that take advantage of balanced scan chains of every single core, utilizing the balance of pairwise combined cores. Experimental results for two ITC ´02 SOC benchmarks show that the pair balance-based test scheduling technique achieves less test time compared to the previous approaches.
Keywords :
built-in self test; circuit analysis computing; computational complexity; integrated circuit design; integrated circuit testing; system-on-chip; ITC 02 SOC benckmarks; SOCs; pair balance-based test scheduling; pairwise combined cores; scan chains; Benchmark testing; Computers; Content addressable storage; Costs; Intellectual property; Job shop scheduling; Logic testing; Processor scheduling; System testing; System-on-a-chip;
Conference_Titel :
Test Symposium, 2004. 13th Asian
Print_ISBN :
0-7695-2235-1
DOI :
10.1109/ATS.2004.67