DocumentCode :
2263484
Title :
Phase-locked loop automatic layout generation and transient fault injection analysis: a case study
Author :
Lazzari, Cristiano ; Reis, Ricardo A L ; Anghel, Lorena
Author_Institution :
PGMICRO, Porto Alegre
fYear :
0
fDate :
0-0 0
Abstract :
This paper reports a case study about the automatic layout generation and transient fault injection analysis of a phase-locked loop (PLL). A script methodology was used to generate the layout based on transistor level specifications. After layout validation, experiences were performed in the PLL in order to evaluate the sensibility against transient fault. The circuit was generated using the STMicroelectronics HCMOS8D process (0.18mum). Results report the PLL sensitive points allowing the study and development of techniques to protect this circuit against transient faults
Keywords :
circuit layout; network analysis; phase locked loops; 0.18 micron; STMicroelectronics; automatic layout generation; phase locked loop; script methodology; transient fault injection analysis; transistor level specifications; Circuit faults; Computer aided software engineering; Filters; Frequency conversion; Phase detection; Phase frequency detector; Phase locked loops; Protection; Transient analysis; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2006. IOLTS 2006. 12th IEEE International
Conference_Location :
Lake Como
Print_ISBN :
0-7695-2620-9
Type :
conf
DOI :
10.1109/IOLTS.2006.48
Filename :
1655537
Link To Document :
بازگشت