DocumentCode :
2266303
Title :
Compiler Scheduling for STA-Processors
Author :
Cichon, Gordon ; Robelly, P. ; Seidel, H. ; Bronzel, M. ; Fettweis, Gerhard
Author_Institution :
Technische Universität, Dresden
fYear :
2004
fDate :
7-10 Sept. 2004
Firstpage :
45
Lastpage :
60
Abstract :
This paper presents an adaptation of the list scheduling algorithm to generate code for processors of the Synchronous Transfer Architecture (STA) by applying techniques known from RISC and TTA. The proposed scheduling approach is based on informed, deterministic algorithms that can be implemented run-time efficiently. Although the presented compiler prototype does not generate optimized code, it provides a proof-of-concept of the feasibility of the proposed compiler architecture.
Keywords :
Computer architecture; Digital signal processing; Dynamic scheduling; Hardware; Mobile communication; Processor scheduling; Registers; Scheduling algorithm; Signal processing algorithms; Synchronous generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2004. PARELEC 2004. International Conference on
Print_ISBN :
0-7695-2080-4
Type :
conf
DOI :
10.1109/PCEE.2004.20
Filename :
1376733
Link To Document :
بازگشت