DocumentCode
2266841
Title
Networks-on-chip emulator design with FPGA array
Author
Huang, Tingting ; Chen, Yiou ; Hu, Jianhau ; Ling, Xiang
Author_Institution
Nat. Sci. & Technol. key Lab. of Commun., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
fYear
2010
fDate
28-30 July 2010
Firstpage
886
Lastpage
890
Abstract
As the Multi-Processors System on Chip(MPSoC) platforms are becoming increasingly more heterogeneous and shifting towards a more communication-centric methodology, the networks on chip(NoC) has emerged as the design paradigm for scalable on-chip communication architecture. How to design and verify such a NoC-based MPSoC platform in a systematic and automatic way becomes an interesting issue for NoC study. In this paper we present a NoC verification platform with a FPGA array which contains 16 micro-processors to perform Intellectual Property (IP) functions. A novel configurable network interface is proposed as user-defined IP attached to processor. To reduce the area and power consumption, Virtual Output Queue (VOQ) wormhole switch architecture is used in this verification platform. The network which employs a 4 × 4 mesh topology, full duplex communication, distributed routing algorithm, and wormhole routing mechanism is adopted on the verification platform. An OFDM transceiver is mapped on the verification platform. The whole design occupies only 50% of entire area in terms of slices and provides 51.2Mbps aggregated bandwidth. The experiment shows that NoC frameworks can be verified on our FPGA array platform.
Keywords
OFDM modulation; electronic engineering computing; field programmable gate arrays; industrial property; integrated circuit design; network routing; network-on-chip; transceivers; FPGA array; NoC verification platform; OFDM transceiver; communication centric methodology; configurable network interface; distributed routing algorithm; full duplex communication; intellectual property function; multiprocessors system; networks-on-chip emulator design; virtual output queue wormhole switch architecture; wormhole routing mechanism; Field programmable gate arrays; Kernel; Medical services; Nickel; Switches; Time frequency analysis; Tin;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications, Circuits and Systems (ICCCAS), 2010 International Conference on
Conference_Location
Chengdu
Print_ISBN
978-1-4244-8224-5
Type
conf
DOI
10.1109/ICCCAS.2010.5581852
Filename
5581852
Link To Document