Title :
An efficient automatic test generation system for path delay faults in combinational circuits
Author :
Majhi, Ananta K. ; Jacob, James ; Patnaik, Lalit M. ; Agrawal, Vishwani D.
Author_Institution :
Dept. of Electr. Commun. Eng., Indian Inst. of Sci., Bangalore, India
Abstract :
The new test pattern generation system for path delay faults in combinational logic circuits considers robust and nonrobust tests, simultaneously. Once a robust test is obtained for a path with a given transition, another test for the same path with the opposite transition is immediately derived with a small extra effort. To facilitate the simultaneous consideration of robust and nonrobust tests, we derive a new nine-value logic system. An efficient multiple backtrace procedure satisfies test generation objectives. We also use a path selection method which covers all lines in the logic circuit by the longest and the shortest possible paths through them. A fault simulator in the system gives information on robust and nonrobust detection of faults either from a given target set or all path faults. Experimental results on ISCAS´85 and ISCAS´89 benchmark circuits substantiate the efficiency of our algorithm in comparison to other published results
Keywords :
automatic testing; combinational circuits; delays; fault location; integrated circuit testing; integrated logic circuits; logic testing; multivalued logic; ATPG; automatic test generation system; combinational circuits; fault detection; logic circuits; multiple backtrace procedure; nine-value logic system; nonrobust tests; path delay faults; path selection method; robust tests; test pattern generation system; Automatic testing; Circuit faults; Circuit testing; Combinational circuits; Delay systems; Logic circuits; Logic testing; Robustness; System testing; Test pattern generators;
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-6905-5
DOI :
10.1109/ICVD.1995.512097