DocumentCode :
2269560
Title :
Circuit optimization for minimisation of power consumption under delay constraint
Author :
Prasad, S.C. ; Roy, K.
Author_Institution :
Inf. Technol. Lab., Texas Instrum. Inc., Dallas, TX, USA
fYear :
1995
fDate :
4-7 Jan 1995
Firstpage :
305
Lastpage :
309
Abstract :
We address the problem of optimization of VLSI circuits to minimize power consumption while meeting performance goals. We present a method of estimating power consumption of a basic or complex CMOS gate which takes the internal capacitances of the gate into account. This method is used to select an ordering of series-connected transistors found in CMOS gates to achieve lower power consumption. We describe a multipass algorithm which makes use of transistor reordering to optimize performance and power consumption of circuits and which has a linear time complexity per pass. The algorithm has been benchmarked on several large examples and the results are presented
Keywords :
CMOS logic circuits; VLSI; capacitance; circuit layout CAD; circuit optimisation; delays; integrated circuit layout; logic CAD; logic design; logic gates; minimisation; CMOS gates; VLSI circuits; circuit optimization; delay constraint; internal capacitances; multipass algorithm; power consumption minimisation; series-connected transistors; transistor reordering; CMOS logic circuits; Capacitance; Circuit optimization; Delay estimation; Energy consumption; Instruments; Iterative algorithms; Minimization; Power dissipation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
0-8186-6905-5
Type :
conf
DOI :
10.1109/ICVD.1995.512129
Filename :
512129
Link To Document :
بازگشت