DocumentCode :
2270788
Title :
Design and implementation of double precision floating point division and square root on FPGAs
Author :
Thakkar, Anuja J. ; Ejnioui, Abdel
Author_Institution :
Central Florida Univ., Coll. of Electr. Eng. & Comput. Sci., Orlando, FL
fYear :
0
fDate :
0-0 0
Abstract :
This paper presents the sequential and pipelined designs of a double precision floating point divider and square root unit. The pipelining of these units is based on partial and full unrolling of the iterations in low-radix digit recurrence algorithms. These units are synthesized to produce common-denominator implementations that can be mapped on any FPGA chip regardless of architectural differences between the chips. The implementations of these designs show that their performances are comparable to, and sometimes higher than, the performances of non-iterative designs based on high radix numbers. While the iterative divider and square root unit occupy less than 1% of an XC2V6000 FPGA chip, their pipelined counterparts can produce throughputs that reach the 100 MFLOPS mark by consuming a modest 8% of the chip area. The pipelining of these iterative designs target high throughput computations encountered in some space applications
Keywords :
aerospace computing; field programmable gate arrays; microprocessor chips; FPGA chip; MFLOPS; XC2V6000; double precision floating point divider; low-radix digit recurrence algorithms; pipelined designs; pipelining of; radix numbers; sequential designs; square root unit; Digital signal processing; Field programmable gate arrays; Ground support; Pipeline processing; Satellite ground stations; Signal processing algorithms; Space vehicles; Spaceborne radar; Synthetic aperture radar; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace Conference, 2006 IEEE
Conference_Location :
Big Sky, MT
Print_ISBN :
0-7803-9545-X
Type :
conf
DOI :
10.1109/AERO.2006.1655961
Filename :
1655961
Link To Document :
بازگشت