DocumentCode :
2272615
Title :
Performance validation of dynamic-remapping-based task scheduling on 3D multi-core processors
Author :
Liao, Chien-Hui Christina ; Wen, Hung-Pin Charles
Author_Institution :
Dept. of Electr. Eng., Nat. Chaio Tung Univ., Hsinchu, Taiwan
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
4
Abstract :
Many heuristics applying Dynamic Voltage and Frequency Scaling (DVFS) techniques have been proposed for energy minimization on three-dimensional multi-core processors. However, most previous works were built upon a fixed task-to-core mapping where many slack spaces can be further improved. In our previous research, we proposed a dynamic remapping strategy, Iterative Dynamic Remapping (IDR), to enhance an energy-aware task-scheduling algorithm while considering transmission cost. In this paper, performance for IDR with consideration to transmission costs between cores is validated through comparison with a Quadratic-Programming-based (QP-based) method and a Genetic-Algorithm-based (GA-based) method. Experimental results show that, the IDR strategy can run at least five-order faster while achieving comparable performance on total energy consumption of the QP-based method. Compared to the GA-based method, the IDR strategy can run at least three-order faster while achieving comparable (or even better) performance on total energy consumption.
Keywords :
genetic algorithms; iterative methods; multiprocessing systems; power aware computing; processor scheduling; quadratic programming; task analysis; three-dimensional integrated circuits; 3D multicore processors; DVFS techniques; GA-based method; IDR strategy; QP-based method; dynamic remapping strategy; dynamic voltage and frequency scaling techniques; dynamic-remapping-based task scheduling; energy consumption; energy minimization; energy-aware task-scheduling algorithm; genetic-algorithm-based method; iterative dynamic remapping; performance validation; quadratic programming-based method; slack spaces; task-to-core mapping; three-dimensional multicore processors; transmission cost; Schedules; Three dimensional displays; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
PENDING
Print_ISBN :
978-1-4577-2080-2
Type :
conf
DOI :
10.1109/VLSI-DAT.2012.6212656
Filename :
6212656
Link To Document :
بازگشت