• DocumentCode
    2279468
  • Title

    A novel pattern generator for near-perfect fault-coverage

  • Author

    Chatterjee, Mitrajit ; Pradhan, Dhiraj K.

  • Author_Institution
    Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
  • fYear
    1995
  • fDate
    30 Apr-3 May 1995
  • Firstpage
    417
  • Lastpage
    425
  • Abstract
    A new design methodology for a pattern generator is proposed, formulated in the context of on-chip BIST. The pattern generator consists of two components: a GLFSR, earlier proposed as a pseudo-random pattern generator, and combinational logic, to snap the outputs of the pseudo-random pattern generator. Using fewer test patterns with only a small area overhead, this combinatorial logic block, for a particular CUT, can be designed to achieve nearly 100% single stuck-at fault coverage. Specifically, where weighted pattern generators only enhance the probability of testing a specified set of hard-to-detect faults, the proposed combinational logic, using a comparable hardware overhead, can guarantee generating the test for those faults. Experimental results demonstrate that under identical conditions, the fault coverage of the proposed pattern generator is significantly higher, compared to the conventional weighted pattern generation techniques. For enhancing effectiveness, this combinational logic mapping technique can also be used to augment any weighted pattern technique. Because LFSRs are special cases of GLFSRs, our design is more general than LFSR-based designs
  • Keywords
    automatic testing; built-in self test; combinational circuits; digital integrated circuits; integrated circuit testing; integrated logic circuits; logic testing; shift registers; GLFSR; combinational logic; design methodology; logic mapping technique; near-perfect fault-coverage; onchip BIST; pattern generator; single stuck-at fault; weighted pattern technique; Built-in self-test; Circuit faults; Circuit testing; Computer science; DH-HEMTs; Design methodology; Hardware; Logic design; Logic testing; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium, 1995. Proceedings., 13th IEEE
  • Conference_Location
    Princeton, NJ
  • ISSN
    1093-0167
  • Print_ISBN
    0-8186-7000-2
  • Type

    conf

  • DOI
    10.1109/VTEST.1995.512669
  • Filename
    512669