Title :
Reliability simulation of metal bump in a three-dimensional chip stacking structure
Author :
Zhang, Zhou ; Deng, Yuliang ; Liu, Yunlong ; Jin, Yufeng
Author_Institution :
Shenzhen Grad. Sch., Peking Univ., Shenzhen, China
Abstract :
In order to adapt the development of the Integrated circuit, a three-dimensional chip stacking structure was developed to achieve high performance, low power consumption and small packaging size. The 3D structure was divided into four major parts, including through silicon via, isolation wall, conductive line, and metal bump. We focused on the reliability of the metal bump in this kind of three-dimensional chip stacking structure. However, the strain and the stress were difficult to be detected during the temperature cycling. Simulating and analyzing with the software ANSYS was an appropriate method. In this paper, we used the software ANSYS to simulate and analyze this 3D chip stacking structure in order to find out the dangerous point during the temperature cycling.
Keywords :
chip scale packaging; integrated circuit reliability; isolation technology; stress-strain relations; 3D chip stacking structure; conductive line; integrated circuit; isolation wall; metal bump; reliability simulation; software ANSYS; temperature cycling; three-dimensional chip stacking structure; through silicon via; Metals; Plastics; Stacking; Strain; Stress; Substrates; Three dimensional displays;
Conference_Titel :
Electronic Packaging Technology & High Density Packaging (ICEPT-HDP), 2010 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-8140-8
DOI :
10.1109/ICEPT.2010.5582770