DocumentCode :
2286873
Title :
POERS: a performance-oriented energy reduction scheduling technique for a high-performance MPSoC architecture
Author :
Chu, Slo-Li
Author_Institution :
Dept. of Inf. & Comput. Eng., Chung Yuan Christian Univ., Chung-li, Taiwan
Volume :
2
fYear :
2005
fDate :
20-22 July 2005
Firstpage :
699
Abstract :
Continuous improvements in semiconductor technology are supporting new classes of multi-processor system-on-a-chip (MPSoC) architectures that combine extensive processing logic with high-density memory. Such architectures are generally colled processor-in-memory (PIM) or intelligent memory (I-RAM) and can support high-performance computing by reducing the performance gap between the processor and the memory. The PIM architecture combines various processors in a single chip. These processors are characterized by their computation, memory-access, and power consumption capabilities. Therefore, a novel parallelizing system, SAGE II, has be developed to identify their capabilities and dispatch the most appropriate jobs to them in order to exploit the advantages of PIM architectures. This paper provides a new low-power transformation mechanism, called performance-oriented energy reduction scheduling (POERS), to extend the capability of SAGE II system. It can reduce the energy consumption for the processor-in-memory system without losing execution performance. The detailed POERS transformation technique is presented later. The experimental results of several benchmarks are also discussed.
Keywords :
multiprocessing systems; parallel architectures; processor scheduling; storage management; system-on-chip; POERS technique; SAGE II system; a performance-oriented energy reduction scheduling; high-performance MPSoC architecture; intelligent memory; multiprocessor system-on-a-chip; processor-in-memory; Computer architecture; Delay; Embedded computing; Energy consumption; High performance computing; Logic; Memory architecture; Processor scheduling; Random access memory; System-on-a-chip; Energy Reduction; MPSoC; POERS; Processor-in-Memory; SAGE II;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Systems, 2005. Proceedings. 11th International Conference on
ISSN :
1521-9097
Print_ISBN :
0-7695-2281-5
Type :
conf
DOI :
10.1109/ICPADS.2005.238
Filename :
1524404
Link To Document :
بازگشت